# Single-Event Upset in Evolving Commercial Silicon-on-Insulator Microprocessor Technologies

F. Irom, Member, IEEE, F. H. Farmanesh, G. M. Swift, Member, IEEE, A. H. Johnston, Fellow, IEEE, and G. L. Yoder

Abstract—Single-event upset effects from heavy ions are measured for Motorola and IBM silicon-on-insulator (SOI) microprocessors with different feature sizes and core voltages. Multiple-bit upsets in registers and D-cache were measured and compared with single-bit upsets. Also, the scaling of the cross section with reduction of feature size for SOI microprocessors is discussed.

*Index Terms*—Alpha particles, beams, cosmic rays, cyclotron, heavy ion beams, heavy ions, microprocessors, neutrons, radiation effect, registers, silicon, silicon on insulator, transistors.

### I. INTRODUCTION

NGLE-event upsets (SEUs) have been a concern for many years for integrated circuits operating in space environments. A basic method for improving the SEU immunity without degrading the performance is to reduce the SEU-sensitive volume. This can be accomplished through the use of silicon-on-insulator (SOI) substrates. For SOI processes the charge collection depth for normally incident ions is reduced by more than an order of magnitude compared to similar processes fabricated on epitaxial substrate. SOI technology has potential advantages for SEU compared to CMOS bulk counterparts because, from a fundamental standpoint, charge collection is limited to the shallow depth of the silicon film. However, other factors, such as lower operating voltages, reduced junction capacitance and amplification by parasitic bipolar transistors may limit the degree of improvement in SEU sensitivity that can be obtained with commercial SOI processors [1].

Commercial microprocessors with the PowerPC architecture are now available that use partially depleted silicon-on-insulator processes to improve performance. A recent study of first-generation SOI microprocessors from two different manufacturers showed that, although the cross section was lower than for processors with bulk/epitaxial substrates, the threshold LET was very nearly the same [2]. An early study of charge collection by Massengill *et al.* [3], as well as more recent work on the sensitivity of SOI structures with no body ties to neutrons and alpha particles [4], [5] have shown that charge multiplication by the parasitic bipolar structure increases the collected charge by as

Manuscript received July 22, 2003; revised September 5, 2003. This work was carried out at the Jet Propulsion Laboratory, California Institute of Technology, under contract with the National Aeronautics and Space Administration (NASA) and was sponsored by the NASA Electronic Parts and Packaging Program, (NEPP) Code AE.

F. Irom, F. H. Farmanesh, G. M. Swift, and A. H. Johnston are with the Jet Propulsion Laboratory, California Institute of Technology, Pasadena, CA 91109 USA (e-mail: farokh.irom@jpl.nasa.gov).

G. L. Yoder is with the NASA Johnson Space Center, Houston, TX 23681 USA (e-mail: geoffrey.l.yoder@nasa.gov).

Digital Object Identifier 10.1109/TNS.2003.821820

much as a factor of ten compared to charge deposited by the primary particle interaction. That mechanism is the likely reason for the low threshold LET of commercial SOI processors.

Although manufacturers consider atmospheric radiation effects in their designs [6], [7], the relatively low charge produced by alpha particles and neutrons is roughly equivalent to an LET of  $2~{\rm MeV\text{-}cm^2/mg}$ . Thus, we expect commercial SOI processors to be sensitive to SEU in the more severe environments in space.

Upsets in the L1 cache – a 256-kbit D-cache and 256-kbit *i*-cache for the latest PowerPC devices – are the largest contribution to upset rates for most applications of unhardened commercial processors. The sensitivity of the cache to SEUs and multiple-bit upsets (MBUs) is of great concern for microprocessors in space. This paper examines single-event upset in advanced SOI commercial microprocessors, comparing upset sensitivity in registers and the D-cache for several generations of devices with different feature sizes and core voltages. Multiple-bit upsets and asymmetry in registers and cache multiple-bit upsets cross sections are also discussed. Results are presented for SOI processors with feature sizes of 0.18 and 0.13 μm.

# II. EXPERIMENTAL PROCEDURE

## A. Device Descriptions

The Motorola 7455 and IBM 750FX are the first generation of the PowerPC family to be fabricated with SOI technology. They use partially depleted technology without body ties. The Motorola device has a feature size of 0.18  $\mu m$  with a silicon film thickness of 110 nm and internal core voltage of 1.6 V. A low power version of this processor operates with internal core voltage of 1.3 V. The IBM part is fabricated with a more scaled process, using a feature size of 0.13  $\mu m$ , silicon film thickness of 117 nm and core voltage of 1.4 V [8]. Both devices are packaged with "bump bonding" in flip-chip ball-grid array (BGA) packages.

Recently, a more advanced version from Motorola, with a feature size of  $0.13~\mu m$ , silicon film thickness of 55 nm and internal core voltage of 1.3 V, has been announced. SEU measurements with this device provide a direct comparison of the effects of scaling and process changes for current SOI processes with regard to radiation hardness for devices from a single manufacturer.

Table I summarizes the recent SOI generation of the PowerPC family. The feature size is reduced from 0.18 to 0.13  $\mu m$ , with core voltage reduced from 1.6 to 1.3 V. The die size ranges from 34 to 106 mm<sup>2</sup>, and transistors count ranges from 33 to 58 million.

| DEVICE         | Feature<br>Size<br>(µm) | Die Size<br>(mm²) | Film<br>Thickness<br>(nm) | Core<br>Voltage<br>(V) |
|----------------|-------------------------|-------------------|---------------------------|------------------------|
| Motorola 7455  | 0.18                    | 106               | 110                       | 1.6                    |
| Motorola 7455* | 0.18                    | 106               | 110                       | 1.3                    |
| Motorola 7457  | 0.13                    | 98                | 55                        | 1.3                    |
| IBM 750FX      | 0.13                    | 34                | 117                       | 1.4                    |

TABLE I
COMPARISON OF MOTOROLA AND IBM SOI POWERPC FAMILY OF
ADVANCED PROCESSORS<sup>1</sup>

#### B. Experimental Methods

Radiation testing was done at the Texas A&M cyclotron, irradiating devices from the back of the wafer (package top), correcting the LET to account for energy loss as the beam traversed the silicon.

The test methodologies used to measure the upsets errors in the registers and D-cache are described in [2] and [9] in details. Tests were performed on two to three parts for each processor type.

In testing the register, the processor performs a one-word instruction infinite loop interrupted briefly every half-second to write a register snapshot to a strip chart in the physical memory. After the irradiation has ended, an external interrupt triggered a reporting routine to download the strip chart and compared the register contents with the pattern initially loaded, and counted state changes in the register.

A complex method was required to examine errors in L1 D-cache. The D-cache was initialized under specified conditions prior to irradiation. Then entire D-cache was filled with 0s or 1s. The D-cache contents were verified by comparing the cache contents after irradiation with the pattern initially loaded and counting state changes in the D-cache. However, in the measurements of the D-cache multiple-bit error, the processor performs a one-word instruction in a small infinite loop and writes a snapshot of the upper half of the D-cache to a strip chart in the physical memory every half second. After the irradiation ended, an external interrupt triggered a program to compare the cache contents with the pattern initially loaded and counted state changes in the D-cache. Also, a very low flux rate  $(2\times10^2~{\rm ions/cm^2}\text{-s})$  and short irradiation times were used for MBU measurements.

### III. TEST RESULTS

# A. Register Tests

Motorola Processors: Fig. 1 displays results of cross section measurements for the Motorola SOI PowerPCs 7455 (feature size 0.18  $\mu$ m) registers [sum of floating point registers (FPR), general purpose registers (GPR), and special purpose registers (SPR) ] for "0" to "1" and "1" to "0" transitions. Note the pronounced asymmetry in the response. There is no SEU for "0" to "1" transitions up to LET of 6 MeV-cm²/mg. The cross sections for the two logic directions are also different.

We repeated SEU measurements on a special version of Motorola PowerPC 7455 that operates with a lower internal core voltage specification of 1.3 V. The asymmetry in registers was more pronounced.



Fig. 1. Heavy-ion cross-sections for registers (FPR+GPR+SPR) of the Motorola SOI PowerPC 7455 for "1" to "0" and "0" to "1" upsets.

Recently, we measured SEU on a new advanced version of the SOI processor from Motorola, the PowerPC 7457. This processor has a feature size of 0.13  $\mu m$  and internal core voltage of 1.3 V. Similar asymmetry but more pronounced was observed for this new processor.

*IBM Processors:* A similar asymmetry was observed between "0" to "1" and "1" to "0" upsets for the IBM SOI PowerPC registers (FPR+GPR+SPR), although the asymmetry was reversed (worst for "1" to "0" upsets) compared to results for the SOI processor from Motorola. Fig. 2 shows the results. The saturated cross section for "1" to "0" upsets is  $7 \times 10^{-9} \ \mathrm{cm}^2/\mathrm{bit}$ .

It is interesting to note that asymmetry was barely evident in register tests of the Motorola G4 processor, which has a bulk substrate, as shown in Fig. 3. The same test approach was used for both types of processors. The saturated cross section of the SOI processor is about  $10^{-8}\,\mathrm{cm^2/bit}$ , which is about an order of magnitude lower than that of CMOS epi PowerPC (G4), whose feature size is nearly the same as that of the 7455 SOI version. Similar differences in cross section between SOI and bulk technology devices were reported in [10] and [11]

## B. Cache Tests

We reported SEU measurements earlier on the D-cache for Motorola SOI PowerPC 7455 and IBM PowerPC 750FX (feature size  $0.13~\mu m$ ) [2]. Tests of the D-cache in the SOI version of the Motorola and IBM processors did not show the asymmetry in response for different stored logic levels that was seen in the register tests; the cross section was the same for upsets in both directions in the SOI processors as well as the CMOS bulk (with epi-substrate) counterparts.

It is important to evaluate single-event upset for different types of internal registers and storage elements because the overall upset rate of an operational program depends on how the various types of storage elements are used as well as their cross sections. Although the upset results for various types of registers was nearly identical, somewhat smaller cross sections were observed for the cache (the same test method was used to test cache and registers). The "saturation" cross section is about a factor of three lower for the cache compared to the

<sup>&</sup>lt;sup>1</sup>\*This is a special low power version of the Motorola SOI PowerPC 7455.



Fig. 2. Heavy-ion SEU cross-section for the registers (FPR+GPR+SPR) of the IBM750FX SOI PowerPC for "1" to "0" and "0" to "1" upsets.



Fig. 3. Heavy-ion SEU cross-section for the Registers (FPR+GPR+SPR) of the Motorola 7400 PowerPC for "1" to "0" and "0" to "1" (older bulk processor, not SOI).

cross section for registers, even though 6-T memory cells are used for both. Similar differences between cache and register cross sections were observed for bulk processors as well as SOI processors. This is most likely due to more compact design of 6-T memory cells within the cache in order to minimize area [12]. The smaller cross section of the cache along with frequent reuse of cache elements in typical software applications before errors can propagate reduces the error rate by more than an order of magnitude compared to first-order error rate calculations that do not take those factors into account.

We also repeated SEU measurements on a special version of the Motorola PowerPC 7455 that operates with lower internal core voltage specification, of 1.3 V. Fig. 4 compares the result of the measurements on the Motorola PowerPC 7455 with core voltage of 1.6 V [2] with the results of the Motorola PowerPC 7455 with a core voltage of 1.3 V. There is no change in SEU cross section for D-cache.

Recent measurements of the D-cache SEU on the SOI PowerPC 7457 show that, similar to the previous D-cache SEU measurements, the cross section for "1" to "0" transitions is the same as that for "0" to "1" transitions. Fig. 5 compares results of the D-cache for this new processor with results for the PowerPC



Fig. 4. Comparison of the heavy-ion SEU cross-section for the D-cache of the Motorola 7455 with two different internal core voltages.



Fig. 5. Heavy-ion SEU cross-section for the D-cache of the Motorola 7455 and 7457 PowerPCs.

7455. The large number of storage locations within the data cache allows more statistically significant numbers of errors to be measured, decreasing the error bars due to counting statistics. The error bars are  $\sim 2~{\rm sigma}$  and result from Poisson statistics. For the data points where statistical error bars are not shown, they are smaller than the size of the plotting symbols.

It is somewhat surprising that the SEU results for the two SOI processors are so similar, given the difference in feature size and core voltage. Similar agreement was observed between D-cache results for the IBM PowerPC 750FX and the Motorola PowerPC 7455 [2]. These results suggest that scaling between 0.18 and 0.13- $\mu$ m feature size has little effect on SEU sensitivity. However, this trend may not continue as device sizes and core voltages are changed to even lower values.

## C. Functional Errors ("Hangs")

We also examined complex functional errors ("hangs") where the processor operation is severely disrupted during irradiation. We detected "hangs" by applying an external interrupt after the irradiation was ended; if the processor responded to the interrupt, then the processor was still operational to the point where normal software means could likely restore operation. If the interrupt could not restore operation, then the status was catego-



Fig. 6. Comparison of the heavy-ion SEU cross-section for the "hangs" of the Motorola SOI PowerPC 7455 with two different internal core voltages specification.

rized as a "hang." In nearly all cases, it was necessary to temporarily remove power from the device in order to recover, and reboot the device. However, if a part stays in this mode, no evidence of damage or degraded operation is observed after the part is repowered.

In order to roughly scope problems with "hangs," we calculated the "hangs" cross section defined as the number of times the processor would not respond to the external interrupts divided by the total fluence to which the processor had been exposed, including runs with no observed "hangs." This was done for each LET. Fig. 6 compares estimated cross section for "hangs" for two internal core voltage specifications during heavy-ion SEU measurements of the PowerPC 7455. The threshold LET appears comparable to that obtained for register and errors. The cross section per device due to "hangs" is about  $10^{-6}~\rm cm^2$  for LET values above 4 MeV-cm²/mg.

Although the *threshold* LET for "hangs" is low, the cross section is small enough so that the expected incidence of "hangs" is not very high in typical space environments. For example, the probability of "hangs" from galactic cosmic rays is about one in 25 years for the Motorola SOI processor.

# D. Multiple-Bit Upsets

Measurements of multiple-bit upsets are not straightforward for these complex devices because of the latency period that is needed between successive measurements of registers or cache. Low flux rates are required, which conflicts with many of the requirements for detecting single-bit errors, functional errors, and doing tests in a time-efficient manner. We measured multiple-bit errors on the registers and D-cache.

Fig. 7 shows the multiple-bit upset rate – defined as two or more bit upsets in the D-cache for the Motorola SOI PowerPC 7455. For comparison we also show results for single bit upsets. The MBU rate is about 200 times lower, and begins to occur at relatively low LET values. The MBU rate for the register is about 50 times lower compared to the single bit rates, and it also begins to occur at relatively low LET values. These results are



Fig. 7. Comparison of MBUs and SEU cross-sections for registers of the Motorola SOI PowerPC 7455.

somewhat surprising because of the very shallow charge collection depth from the silicon film (110 nm for this device). This is discussed further in Section IV.

## IV. DISCUSSION

# A. Scaling Trends

Scaling for high-performance technologies depends heavily on reducing feature size, but also requires a reduction in power supply voltage [13]. Considerable work has been done showing that the critical charge for scaled devices is expected to be lower for more advanced devices [14]. This often leads to the conclusion that SEU will be far more severe for highly scaled devices. However, this has not been observed for high-performance devices such as microprocessors [15]. Other factors cause less charge to be collected as devices are scaled to smaller feature size. As discussed in the Introduction, the threshold LET of commercial processes has changed very little with scaling, and is only slightly influenced by the concerns of mainstream manufacturers with atmospheric radiation. However, the saturation cross-section has steadily decreased with smaller feature size. Fig. 8 shows how the cross section for registers has changed over several generations of the PowerPC family. [The abscissa is a logarithmic (base 2) inverse of scale reflecting the approximate doubling of feature size over various generations of CMOS devices.] The dashed lines show a slope of minus one half, reflecting the assumed dependence of area on the square of the feature size. There is a decrease of nearly a factor of ten in cross section with the transition to SOI processes.

The earliest results, with 0.5- $\mu$ m feature size, are from Bezerra *et al.* in 1997 [16]. New results for test SRAMs from the Sandia CMOS-7 SOI process are also include from Dodd *et al.* [17]. The Sandia results agree well with the results from the two SOI processors, which have even smaller feature sizes.

A similar plot for saturation cross sections of the D-cache is shown in Fig. 9. Again, the cross section trend for SOI processors is about a factor of ten lower than for bulk devices. Note also that the cross section for the D-cache is a factor of 2.5–4 lower than the cross section for registers in the previous figure. That difference is due to the smaller cell area used for cache design, which optimizes performance and reduces chip area. The



Fig. 8. Scaling trends for upset in registers (and basic SRAM designs) for PowerPC processors. Results for test SRAMs from Dodd *et al.* [17] are also included for comparison.

gate and drain area of transistors in the IBM cache (provided by the manufacturer) are shown for comparison. The total cross section is slightly less than the sum of the areas of the drain and gate, which agrees with results obtained by the Sandia group in micro beam studies of devices from their SOI process, with 0.35  $\mu$ m feature size [17].

The effect of scaling on partially depleted SOI structures is a far more difficult problem. The main advantage of SOI is a marked reduction in the thickness of the silicon region for charge collection. To first order, this should decrease the collected charge by more than an order of magnitude compared to bulk/epi devices with equivalent feature size, increasing the threshold LET by at least a factor of ten. However, charge amplification from the parasitic bipolar transistor that is inherent in partially depleted SOI increases the charge by a significant factor. Although the charge amplification effect can be reduced by adding body ties to the structure that would increase the area. Neither of the two SOI processor in our studies use body ties.

Feature sizes, silicon film thickness and internal core voltages are critical factors for SEU in SOI. Reduction in feature size and core voltage should reduce the SEU sensitivity. Decreasing the silicon film thickness increases bipolar gain, and reducing the internal core voltage limits the degree of improvement in SEU sensitivity that can be obtained with commercial SOI processors. Table I shows the feature sizes, film thickness, and internal core voltages for the SOI generations of the PowerPC family.

Fig. 4 compares SEU cross-sections for the PowerPC D-cache operated with two different internal core voltages (1.6 and 1.3 V). Clearly there is good agreement between the two sets of data; however, one might expect the data set for the lower core voltage specification to have the larger cross section because of noise.

Reference [2] studied D-cache measurements for the Motorola 7455 and IBM 750FX. The film thicknesses of the two SOI processors are very similar. However, the feature size of the IBM device is smaller—0.13  $\mu m$ —compared to the 0.18- $\mu m$  feature size of the Motorola device. Their measurements shows that the single-event upset results for two SOI processors are similar, given the differences in feature size and core voltage.



Fig. 9. Scaling trends for upset in D-cache for PowerPC processors.

Fig. 5 displays the comparison of D-cache measurements for the Motorola 7457 and 7455. There is a very good agreement between the data. Also, there is a good agreement between these data with D-cache result of the [2] for IBM 750FX. The similarity between D-cache results of the Motorola 7457 and IBM 750FX is somewhat surprising. The feature size and core voltage of two processors are the same. However, the film thickness of the Motorola 7457 is much smaller—55 nm—compared to the 117 nm film thickness of the IBM 750FX. These results suggest that scaling between 0.18 and 0.13-μm feature size has no change in bipolar gain sensitivity. A similar conclusion is reported in [18].

Charge collection will be lower when feature sizes are reduced below about 0.25  $\mu m$ , because the lateral distribution of charge from the ion track of a highly energetic ion (i.e., galactic cosmic ray) will extend beyond the active area. The decreased junction area and lower voltage (required from scaling laws) both contribute to the reduced charge collection. This suggests that charge collection efficiency may be one of the reasons that the overall SEU sensitivity of advanced processors is only slightly affected by scaling. The decrease in critical charge is compensated by smaller area, along with decreased charge collection efficiency.

Although it is useful and instructive to make comparisons of single-event upset results as microprocessors within a given family evolve, one must remember that these are complex devices, not test structures. Other factors in the processor design may also affect the way that different processors in the series respond to radiation. There are also different requirements for various registers and functions within the device. For example, access time is a critical requirement for on-board cache, but cache single-event upset results may not be representative of other types of registers within the device.

The combination of the transition to SOI technology and the decrease in feature size reduces the error rate in deep space by more than a factor of 30 compared to error rates calculated for the Motorola PowerPC 750 (bulk/epi substrate with 0.29  $\mu$ m feature size) [9]. The error rate in deep space (solar minimum) decreases from  $10^{-6}$  to  $3 \times 10^{-8}$  errors per bit day, and would be approximately halved by taking the asymmetric cross section into account. That is a significant reduction.

## B. Multiple-Bit Upset

The sensitivity of the Motorola SOI device to multiple-bit upset was unexpected, because earlier work showed that SOI upset only occurred for gate strikes. However, more recent work has shown that strikes in the drain also contribute to the cross section [17]. The substrate charge collection mechanism that they observed has not been reported in work done by the electron device community, which concentrates on upset effects from alpha particles and atmospheric neutrons, but workers in the device community have not considered the possibility of charge collection beyond the confines of the buried oxide. The substrate charge collection provides a possible mechanism for charge sharing between adjacent isolated films in partially depleted SOI from a particle strike in regions that are closer to the isolation regions. Schwank, et al., discussed the possibility of MBU from displacement currents in the underlying isolation oxide, which is a potential mechanism for MBU in these devices [19].

# C. Design Issues

Although future processors may use DRAMs, the cache and registers in these processors use 6-T SRAM cells. Design of compact SRAM cells is extremely complex. Although SOI provides some advantages, the history dependence, pattern dependence from bipolar currents, and self-heating must all be taken into account [20]. New circuit design approaches using low threshold transistors improved speed and power dissipation, but reduce internal noise margin [21]. These factors, along with geometrical factors (such as extended regions for contacts, which caused asymmetric cross sections in earlier work on 4-T SRAMs [22]) may contribute to the asymmetric cross sections that were observed for registers in the SOI processors.

# V. CONCLUSION

This paper has discussed scaling trends for SEU from heavy ions in the PowerPC family of microprocessors, emphasizing upsets in registers and cache. The latest versions of these processors have error rates that are more than 30 times lower than PowerPC 750 processors because of the reduced feature size and the transition to SOI. Multiple-bit upsets were observed in register and D-cache tests of an SOI processor with 0.18- $\mu$ m feature size. This is not only important from a fundamental standpoint, but makes implementation of error correction methods more difficult.

For SOI processors with the same feature size and silicon film thickness, but with different internal core voltage specifications, no significant changes were observed in upset rates.

There is not a change in SEU cross section for the SOI processors with feature sizes of 0.13 and 0.18  $\mu m$ . These results suggest that scaling between 0.18- and 0.13- $\mu m$  feature size has little effect on SEU sensitivity. However, one might expect to see reduction in saturated cross section when there is a drastic change in feature size e.g., 0.06  $\mu m$  (next generation of SOI).

## ACKNOWLEDGMENT

The authors gratefully acknowledge B. Min and M. Mendicino of Motorola Corporation, and F. Assaderaghi and N. Rohrer of IBM Corporation for helpful discussions.

#### REFERENCES

- J. P. Colinge, "Silicon-on-Insulator technology: Overview and device physics," in *Proc. 2001 IEEE Nuclear and Space Radiation Effects Conf. Short Course*, Vancouver, BC, Canada, July 16, 2001, pp. 1–70.
- [2] F. Irom, F. H. Farmanesh, A. H. Johnston, G. M. Swift, and D. G. Millward, "Single-event upset in commercial silicon-on-Insulator powerPC microprocessors," *IEEE Trans. Nucl. Sci.*, vol. 49, pp. 3148–3155, Dec. 2002
- [3] L. W. Massengill, D. V. Kerns Jr., S. E. Kerns, and M. L. Alles, "Single-event charge enhancement in SOI devices," *IEEE Electron Devices Lett.*, vol. 11, no. 2, pp. 98–99, 1990.
- [4] K. Mistry et al., "Parasitic bipolar gain reduction and the optimization of 0.25 μm partially depleted MOSFET's," *IEEE Trans. Electron Devices*, vol. 46, pp. 2201–2209, Nov. 1999.
- [5] S. Hareland, J. Maiz, M. Alavi, K. Mistry, S. Walsta, and C. Dai, "Impact of CMOS process scaling and SOI on the soft error rates of logic processes," in *Proc. 2001 Symp. VLSI Technology*, Kyoto, Japan, June 12–14, 2001, pp. 73–74.
- [6] N. Cohen, T. S. Sriram, N. Leland, D. Moyer, S. Butler, and R. Flatley, "Soft-error considerations for deep-submicron CMOS circuit applications," in *Proc. 1999 Electron Devices Meeting (IEDM)*, Washington, DC, Dec. 5–8, 1999, pp. 315–318.
- [7] F. Ootsuka et al., "A novel 0.2 μm full CMOS SRAM cell using stacked cross couple with enhanced soft error immunity," in Proc. 1998 Electron Devices Meeting (IEDM), San Francisco, CA, Dec. 6–9, 1998, pp. 205–208.
- [8] P. Smeys et al., "A high performance 0.13 μm SOI CMOS technology with Cu interconnects and low-k BEOL dielectric," in Proc. 2000 Symp. VLSI, Honolulu, HI, June 13–15, 2000, pp. 184–185.
- [9] G. M. Swift, F. H. Farmanesh, S. M. Guertin, F. Irom, and D. G. Millward, "Single-event upset in the power PC750 microprocessor," *IEEE Trans. Nucl. Sci.*, vol. 48, pp. 1822–1827, Dec. 2001.
- [10] C. Brothers et al., "Total-dose and SEU characterization of 0.25 micron CMOS/SOI integrated circuit memory technologies," *IEEE Trans. Nucl. Sci.*, vol. 44, pp. 2134–2139, Dec. 1997.
- [11] G. Gasiot et al., "Comparison of the sensitivity to heavy ions of 0.25 mm bulk and SOI technologies," *IEEE Trans. Nucl. Sci.*, vol. 49, pp. 1450–1455, June 2002.
- [12] S. Tyagi et al., "A 130 nm generation logic technology featuring 70 nm transistors, dual V<sub>t</sub> transistors and 6 layers of Cu interconnects," in *Proc. 2000 Electron Devices Meeting (IEDM) Dig.*, San Francisco, CA, Dec. 10–13, 2000, pp. 567–570.
- [13] B. Davari, R. H. Dennard, and G. G. Shahidi, "CMOS scaling for high performance and low power-the next ten years," *Proc. IEEE*, vol. 83, pp. 595–606, Apr. 1995.
- [14] E. L. Peterson et al., "Calculations of cosmic-ray induced upset and scaling in VLSI devices," *IEEE Trans. Nucl. Sci.*, vol. NS-49, p. 2055, Dec. 1982.
- [15] A. H. Johnston, "Radiation effects on advanced microelectronics technologies," *IEEE Trans. Nucl. Sci.*, vol. 45, p. 1339, June 1998.
- [16] F. Bezerra et al., "Commercial processors single event test," in Proc. RADECS'97 Workshop Record, Cannes, France, Sept 15–19, 1997, pp. 41–46
- [17] P. E. Dodd *et al.*, "SEU sensitive volumes in bulk and SOI SRAMs from first-principles calculations and experiments," *IEEE Trans. Nucl. Sci.*, vol. 48, pp. 1893–1903, Dec. 2001.
- [18] V. Ferlet-Cavrois et al., "Characterization of parasitic bipolar amplification in SOI technologies submitted to transient irradiation," *IEEE Trans. Nucl. Sci.*, vol. 49, pp. 1456–1461, June 2002.
- [19] J. R. Schwank et al., "Charge collection in SOI capacitors and circuits and its effect on SEU hardness," *IEEE Trans. Nucl. Sci.*, vol. 49, pp. 2937–2947, Dec. 2002.
- [20] J. B. Kuang et al., "SRAM bitline circuits on PD SOI: Advantages and concerns," *IEEE J. Solid-State Circuits*, vol. 32, pp. 837–844, Dec. 1997.
- [21] F. Hamzaoglu *et al.*, "Analysis of dual- $V_{\rm T}$  SRAM cells with full-swing single-ended bit line sensing for on-chip cache," *IEEE Trans. VLSI Syst.*, vol. 10, pp. 91–95, Apr. 2002.
- [22] R. Ecoffet, M. Labrunee, S. Duzellier, and D. Falguere, "Heavy ion test results on memories," in *Proc. 1992 IEEE Radiation Effects Data Work-shop*, New Orleans, LA, July 14, 1992, pp. 27–33.